欢迎访问ic37.com |
会员登录 免费注册
发布采购

S29GL032A11FFIR40 参数 Datasheet PDF下载

S29GL032A11FFIR40图片预览
型号: S29GL032A11FFIR40
PDF下载: 下载PDF文件 查看货源
内容描述: 64兆位32MEGABIT 3.0 BOLT单页面模式闪存 [64 MEGABIT 32MEGABIT 3.0 BOLT ONLY PAGE MODE FLASH MEMORY]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 88 页 / 1198 K
品牌: SPANSION [ SPANSION ]
 浏览型号S29GL032A11FFIR40的Datasheet PDF文件第53页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第54页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第55页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第56页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第58页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第59页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第60页浏览型号S29GL032A11FFIR40的Datasheet PDF文件第61页  
A d v a n c e
I n f o r m a t i o n
Command Definitions
Table 25. Command Definitions (x16 Mode, BYTE# = V
IH
)
Cycles
Command
Sequence
(Note 1)
Read (Note 6)
Reset (Note 7)
Autoselect (Note 8)
Manufacturer ID
Device ID (Note 9)
Secured Silicon Sector Factory
Protect (Note 10)
Sector Group Protect Verify (Note
12)
Bus Cycles (Notes 2–5)
First
Addr
RA
XXX
555
555
555
555
555
555
555
555
SA
555
555
XXX
XXX
555
555
XXX
XXX
55
Data
RD
F0
AA
AA
AA
AA
AA
AA
AA
AA
29
AA
AA
A0
90
AA
AA
B0
30
98
2AA
2AA
PA
XXX
2AA
2AA
55
55
PD
00
55
55
555
555
80
80
555
555
AA
AA
2AA
2AA
55
55
555
SA
10
30
555
555
F0
20
2AA
2AA
2AA
2AA
2AA
2AA
2AA
2AA
55
55
55
55
55
55
55
55
555
555
555
555
555
555
555
SA
90
90
90
90
88
90
A0
25
XXX
PA
SA
00
PD
WC
PA
PD
WBL
PD
X00
X01
X03
(SA)X02
0001
227E
(Note 10)
00/01
X0E
X0F
Second
Addr
Data
Third
Addr
Data
Fourth
Addr
Data
Fifth
Addr
Data
Sixth
Addr
Data
1
1
4
4
4
4
3
4
4
3
1
3
3
2
2
6
6
1
1
1
Enter Secured Silicon Sector Region
Exit Secured Silicon Sector Region
Program
Write to Buffer (Note 11)
Program Buffer to Flash
Write to Buffer Abort Reset (Note 13)
Unlock Bypass
Unlock Bypass Program (Note 14)
Unlock Bypass Reset (Note 15)
Chip Erase
Sector Erase
Program/Erase Suspend (Note 16)
Program/Erase Resume (Note 17)
CFI Query (Note 18)
Legend:
X = Don’t care
RA = Read Address of memory location to be read.
RD = Read Data read from location RA during read operation.
PA = Program Address. Addresses latch on falling edge of WE# or
CE# pulse, whichever happens later.
PD = Program Data for location PA. Data latches on rising edge of
WE# or CE# pulse, whichever happens first.
SA = Sector Address of sector to be verified (in autoselect mode) or
erased. Address bits A21–A15 uniquely select any sector.
WBL = Write Buffer Location. Address must be within same write
buffer page as PA.
WC = Word Count. Number of write buffer locations to load minus 1.
10. Data is 00h for an unprotected sector group and 01h for a
protected sector group.
11. Total number of cycles in command sequence is determined by
number of words written to write buffer. Maximum number of
cycles in command sequence is 21, including “Program Buffer to
Flash” command.
12. Command sequence resets device for next command after
aborted write-to-buffer operation.
13. Unlock Bypass command is required prior to Unlock Bypass
Program command.
14. Unlock Bypass Reset command is required to return to read
mode when device is in unlock bypass mode.
15. System may read and program in non-erasing sectors, or enter
autoselect mode, when in Erase Suspend mode. Erase Suspend
command is valid only during a sector erase operation.
16. Erase Resume command is valid only during Erase Suspend
mode.
17. Command is valid when device is ready to read array data or
when device is in autoselect mode.
18. Refer to Table 12, AutoSelect Codes for individual Device IDs
per device density and model number.
Notes:
1.
2.
3.
4.
See
for description of bus operations.
All values are in hexadecimal.
Shaded cells indicate read cycles. All others are write cycles.
During unlock and command cycles, when lower address bits are
555 or 2AA as shown in table, address bits above A11 and data
bits above DQ7 are don’t care.
No unlock or command cycles required when device is in read
mode.
Reset command is required to return to read mode (or to erase-
suspend-read mode if previously in Erase Suspend) when device
is in autoselect mode, or if DQ5 goes high while device is
providing status information.
Fourth cycle of the autoselect command sequence is a read
cycle. Data bits DQ15–DQ8 are don’t care. Except for RD, PD
and WC. See
Autoselect Command Sequence
section for more
information.
Device ID must be read in three cycles.
If WP# protects highest address sector, data is 98h for factory
locked and 18h for not factory locked. If WP# protects lowest
address sector, data is 88h for factory locked and 08h for not
factor locked.
5.
6.
7.
8.
9.
January 28, 2005 S29GLxxxA_00_A2
S29GLxxxA MirrorBit™ Flash Family
55