欢迎访问ic37.com |
会员登录 免费注册
发布采购

EVAL-ADuC7024QSZ 参数 Datasheet PDF下载

EVAL-ADuC7024QSZ图片预览
型号: EVAL-ADuC7024QSZ
PDF下载: 下载PDF文件 查看货源
内容描述: 精密模拟微控制器, 12位模拟I / O , ARM7TDMI MCU [Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU]
分类和应用: 微控制器
文件页数/大小: 104 页 / 1747 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第54页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第55页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第56页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第57页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第59页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第60页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第61页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第62页  
ADuC7019/20/21/22/24/25/26/27/28/29
Input offset voltage (V
OS
) is the difference between the center of
the hysteresis range and the ground level. This can either be
positive or negative. The hysteresis voltage (V
H
) is one-half the
width of the hysteresis range.
Data Sheet
OSCILLATOR AND PLL—POWER CONTROL
Clocking System
Each ADuC7019/20/21/22/24/25/26/27/28/29 integrates a
32.768 kHz
±3%
oscillator, a clock divider, and a PLL. The PLL
locks onto a multiple (1275) of the internal oscillator or an external
32.768 kHz crystal to provide a stable 41.78 MHz clock (UCLK) for
the system. To allow power saving, the core can operate at this
frequency, or at binary submultiples of it. The actual core oper-
ating frequency, UCLK/2
CD
, is refered to as HCLK. The default
core clock is the PLL clock divided by 8 (CD = 3) or 5.22 MHz.
The core clock frequency can also come from an external clock
on the ECLK pin as described in Figure 67. The core clock can
be outputted on ECLK when using an internal oscillator or
external crystal.
Note that when the ECLK pin is used to output the core clock,
the output signal is not buffered and is not suitable for use as a
clock source to an external device without an external buffer.
WATCHDOG
TIMER
INT. 32kHz*
OSCILLATOR
CRYSTAL
OSCILLATOR
OCLK
XCLKO
XCLKI
Comparator Interface
The comparator interface consists of a 16-bit MMR, CMPCON,
which is described in Table 56.
Table 55. CMPCON Register
Name
CMPCON
Address
0xFFFF0444
Default Value
0x0000
Access
R/W
Table 56. CMPCON MMR Bit Descriptions
Bit
15:11
10
9:8
Name
CMPEN
CMPIN
00
01
10
11
7:6
CMPOC
00
01
10
11
5
CMPOL
Value
Description
Reserved.
Comparator enable bit. Set by user
to enable the comparator. Cleared
by user to disable the comparator.
Comparator negative input
select bits.
AV
DD
/2.
ADC3 input.
DAC0 output.
Reserved.
Comparator output configuration
bits.
Reserved.
Reserved.
Output on CMP
OUT
.
IRQ.
Comparator output logic state bit.
When low, the comparator output
is high if the positive input (CMP0)
is above the negative input (CMP1).
When high, the comparator output
is high if the positive input is below
the negative input.
Response time.
5 µs response time is typical for
large signals (2.5 V differential).
17 µs response time is typical for
small signals (0.65 mV differential).
3 µs typical.
Reserved.
Comparator hysteresis bit. Set by
user to have a hysteresis of about
7.5 mV. Cleared by user to have no
hysteresis.
Comparator output rising edge
interrupt. Set automatically when a
rising edge occurs on the moni-
tored voltage (CMP0). Cleared by
user by writing a 1 to this bit.
Comparator output falling edge
interrupt. Set automatically when a
falling edge occurs on the monitored
voltage (CMP0). Cleared by user.
WAKE-UP
TIMER
AT POWER-UP
32.768kHz
PLL
41.78MHz
MDCLK
I
2
C
UCLK
ANALOG
PERIPHERALS
P0.7/XCLK
CD
CORE
/2
CD
HCLK
04955-026
*32.768kHz ±3%
P0.7/ECLK
Figure 67. Clocking System
4:3
CMPRES
00
The selection of the clock source is in the PLLCON register. By
default, the part uses the internal oscillator feeding the PLL.
External Crystal Selection
To switch to an external crystal, the user must do the following:
1.
2.
3.
Enable the Timer2 interrupt and configure it for a timeout
period of >120 µs.
Follow the write sequence to the PLLCON register, setting
the MDCLK bits to 01 and clearing the OSEL bit.
Force the part into NAP mode by following the correct
write sequence to the POWCON register.
When the part is interrupted from NAP mode by the
Timer2 interrupt source, the clock source has switched to
the external clock.
11
01/10
2
CMPHYST
1
CMPORI
0
CMPOFI
Rev. F | Page 58 of 104