欢迎访问ic37.com |
会员登录 免费注册
发布采购

MK10DN32VFT5 参数 Datasheet PDF下载

MK10DN32VFT5图片预览
型号: MK10DN32VFT5
PDF下载: 下载PDF文件 查看货源
内容描述: K10次家庭 [K10 Sub-Family]
分类和应用:
文件页数/大小: 59 页 / 1732 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MK10DN32VFT5的Datasheet PDF文件第48页浏览型号MK10DN32VFT5的Datasheet PDF文件第49页浏览型号MK10DN32VFT5的Datasheet PDF文件第50页浏览型号MK10DN32VFT5的Datasheet PDF文件第51页浏览型号MK10DN32VFT5的Datasheet PDF文件第53页浏览型号MK10DN32VFT5的Datasheet PDF文件第54页浏览型号MK10DN32VFT5的Datasheet PDF文件第55页浏览型号MK10DN32VFT5的Datasheet PDF文件第56页  
Peripheral operating requirements and behaviors
Table 37. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)
(continued)
Num.
S12
S13
S14
S15
S16
S17
S18
S19
Characteristic
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
(input)
I2S_TX_FS/I2S_RX_FS input setup before
I2S_TX_BCLK/I2S_RX_BCLK
I2S_TX_FS/I2S_RX_FS input hold after
I2S_TX_BCLK/I2S_RX_BCLK
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid
I2S_RXD setup before I2S_RX_BCLK
I2S_RXD hold after I2S_RX_BCLK
I2S_TX_FS input assertion to I2S_TXD output valid
1
Min.
45%
30
3
0
30
2
Max.
55%
63
72
Unit
MCLK period
ns
ns
ns
ns
ns
ns
ns
1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear
S11
S12
I2S_TX_BCLK/
I2S_RX_BCLK (input)
S15
S12
S16
I2S_TX_FS/
I2S_RX_FS (output)
I2S_TX_FS/
I2S_RX_FS (input)
S15
S13
S14
S19
S16
S15
S16
I2S_TXD
S17
S18
I2S_RXD
Figure 22. I2S/SAI timing — slave modes
6.9 Human-machine interfaces (HMI)
6.9.1 TSI electrical specifications
Table 38. TSI electrical specifications
Symbol
V
DDTSI
C
ELE
Description
Operating voltage
Target electrode capacitance range
Min.
1.71
1
Typ.
20
Max.
3.6
500
Unit
V
pF
Notes
Table continues on the next page...
K10 Sub-Family Data Sheet, Rev. 4 5/2012.
52
Freescale Semiconductor, Inc.