欢迎访问ic37.com |
会员登录 免费注册
发布采购

MPC8247VRTMFA 参数 Datasheet PDF下载

MPC8247VRTMFA图片预览
型号: MPC8247VRTMFA
PDF下载: 下载PDF文件 查看货源
内容描述: 的PowerQUICC II系列硬件规格 [PowerQUICC II Family Hardware Specifications]
分类和应用:
文件页数/大小: 61 页 / 400 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MPC8247VRTMFA的Datasheet PDF文件第1页浏览型号MPC8247VRTMFA的Datasheet PDF文件第2页浏览型号MPC8247VRTMFA的Datasheet PDF文件第3页浏览型号MPC8247VRTMFA的Datasheet PDF文件第4页浏览型号MPC8247VRTMFA的Datasheet PDF文件第6页浏览型号MPC8247VRTMFA的Datasheet PDF文件第7页浏览型号MPC8247VRTMFA的Datasheet PDF文件第8页浏览型号MPC8247VRTMFA的Datasheet PDF文件第9页  
Overview
Integrated security engine (SEC) (MPC8272 and MPC8248 only)
— Supports DES, 3DES, MD-5, SHA-1, AES, PKEU, RNG and RC-4 encryption algorithms
in hardware
Communications processor module (CPM)
— Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support
for communications peripherals
— Interfaces to G2_LE core through on-chip dual-port RAM and DMA controller. (Dual-port
RAM size is 16 KB plus 4 KB dedicated instruction RAM.)
— Microcode tracing capabilities
— Eight CPM trap registers
Universal serial bus (USB) controller
— Supports USB 2.0 full/low rate compatible
— USB host mode
– Supports control, bulk, interrupt, and isochronous data transfers
– CRC16 generation and checking
– NRZI encoding/decoding with bit stuffing
– Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and
data rate configuration). Note that low-speed operation requires an external hub.
– Flexible data buffers with multiple buffers per frame
– Supports local loopback mode for diagnostics (12 Mbps only)
— Supports USB slave mode
– Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
– CRC16 generation and checking
– CRC5 checking
– NRZI encoding/decoding with bit stuffing
– 12- or 1.5-Mbps data rate
– Flexible data buffers with multiple buffers per frame
– Automatic retransmission upon transmit error
— Serial DMA channels for receive and transmit on all serial channels
— Parallel I/O registers with open-drain and interrupt capability
— Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
— Two fast communication controllers (FCCs) supporting the following protocols:
– 10-/100-Mbit Ethernet/IEEE 802.3 CDMA/CS interface through media independent
interface (MII)
– Transparent
– HDLC—up to T3 rates (clear channel)
MPC8272 PowerQUICC II Family Hardware Specifications, Rev. 3
Freescale Semiconductor
5