欢迎访问ic37.com |
会员登录 免费注册
发布采购

MPC8572EVTARLB 参数 Datasheet PDF下载

MPC8572EVTARLB图片预览
型号: MPC8572EVTARLB
PDF下载: 下载PDF文件 查看货源
内容描述: MPC8572E的PowerQUICC III集成处理器硬件规格 [MPC8572E PowerQUICC III Integrated Processor Hardware Specifications]
分类和应用: 外围集成电路PC时钟
文件页数/大小: 140 页 / 1412 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MPC8572EVTARLB的Datasheet PDF文件第67页浏览型号MPC8572EVTARLB的Datasheet PDF文件第68页浏览型号MPC8572EVTARLB的Datasheet PDF文件第69页浏览型号MPC8572EVTARLB的Datasheet PDF文件第70页浏览型号MPC8572EVTARLB的Datasheet PDF文件第72页浏览型号MPC8572EVTARLB的Datasheet PDF文件第73页浏览型号MPC8572EVTARLB的Datasheet PDF文件第74页浏览型号MPC8572EVTARLB的Datasheet PDF文件第75页  
High-Speed Serial Interfaces (HSSI)
14.2
GPIO AC Electrical Specifications
Table 58. GPIO Input AC Timing Specifications
1
Parameter
Symbol
t
PIWID
Typ
20
Unit
ns
Notes
2
Table 58
provides the GPIO input and output AC timing specifications.
GPIO inputs—minimum pulse width
Notes:
1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYSCLK. Timings
are measured at the pin.
2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any
external synchronous logic. GPIO inputs are required to be valid for at least t
PIWID
ns to ensure proper operation.
Figure 42
provides the AC test load for the GPIO.
Output
Z
0
= 50
Ω
R
L
= 50
Ω
BV
DD
/2
Figure 42. GPIO AC Test Load
15 High-Speed Serial Interfaces (HSSI)
The MPC8572E features two Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial
interconnect applications. The SerDes1 interface can be used for PCI Express and/or Serial RapidIO data
transfers. The SerDes2 is dedicated for SGMII application.
This section describes the common portion of SerDes DC electrical specifications, which is the DC
requirement for SerDes Reference Clocks. The SerDes data lane’s transmitter and receiver reference
circuits are also shown.
15.1
Signal Terms Definition
The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms
used in the description and specification of differential signals.
Figure 43
shows how the signals are defined. For illustration purpose, only one SerDes lane is used for
description. The figure shows waveform for either a transmitter output (SDn_TX and SDn_TX) or a
Using this waveform, the definitions are as follows. To simplify illustration, the following definitions
assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling
environment.
1.
Single-Ended Swing
The transmitter output signals and the receiver input signals SDn_TX, SDn_TX, SDn_RX and
SDn_RX each have a peak-to-peak swing of A - B Volts. This is also referred as each signal wire’s
Single-Ended Swing.
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 4
Freescale Semiconductor
71