欢迎访问ic37.com |
会员登录 免费注册
发布采购

STK11C48-SF35 参数 Datasheet PDF下载

STK11C48-SF35图片预览
型号: STK11C48-SF35
PDF下载: 下载PDF文件 查看货源
内容描述: 2K ×8的nvSRAM QuantumTrap⑩ CMOS非易失性静态RAM [2K x 8 nvSRAM QuantumTrap⑩ CMOS Nonvolatile Static RAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 10 页 / 370 K
品牌: SIMTEK [ SIMTEK CORPORATION ]
 浏览型号STK11C48-SF35的Datasheet PDF文件第1页浏览型号STK11C48-SF35的Datasheet PDF文件第2页浏览型号STK11C48-SF35的Datasheet PDF文件第3页浏览型号STK11C48-SF35的Datasheet PDF文件第5页浏览型号STK11C48-SF35的Datasheet PDF文件第6页浏览型号STK11C48-SF35的Datasheet PDF文件第7页浏览型号STK11C48-SF35的Datasheet PDF文件第8页浏览型号STK11C48-SF35的Datasheet PDF文件第9页  
STK11C48
SRAM WRITE CYCLES #1 & #2
SYMBOLS
NO.
#1
12
13
14
15
16
17
18
19
20
21
t
AVAV
t
WLWH
t
ELWH
t
DVWH
t
WHDX
t
AVWH
t
AVWL
t
WHAX
t
WLQZh, i
t
WHQX
#2
t
AVAV
t
WLEH
t
ELEH
t
DVEH
t
EHDX
t
AVEH
t
AVEL
t
EHAX
Alt.
t
WC
t
WP
t
CW
t
DW
t
DH
t
AW
t
AS
t
WR
t
WZ
t
OW
Write Cycle Time
Write Pulse Width
Chip Enable to End of Write
Data Set-up to End of Write
Data Hold after End of Write
Address Set-up to End of Write
Address Set-up to Start of Write
Address Hold after End of Write
Write Enable to Output Disable
Output Active after End of Write
5
PARAMETER
MIN
25
20
20
10
0
20
0
0
10
5
MAX
MIN
35
25
25
12
0
25
0
0
13
5
MAX
MIN
45
30
30
15
0
30
0
0
15
MAX
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
STK11C48-25
(V
CC
= 5.0V + 10%)
STK11C48-35
STK11C48-45
UNITS
Note i:
Note j:
If W is low when E goes low, the outputs remain in the high-impedance state.
E or W must be
V
IH
during address transitions.
SRAM WRITE CYCLE #1:
W Controlled
12
t
AVAV
ADDRESS
14
t
ELWH
E
17
t
AVWH
13
t
WLWH
15
t
DVWH
DATA IN
20
t
WLQZ
DATA OUT
PREVIOUS DATA
HIGH IMPEDANCE
DATA VALID
19
t
WHAX
18
t
AVWL
W
16
t
WHDX
21
t
WHQX
SRAM WRITE CYCLE #2:
E Controlled
j
12
t
AVAV
ADDRESS
18
t
AVEL
E
14
t
ELEH
19
t
EHAX
17
t
AVEH
W
13
t
WLEH
15
t
DVEH
16
t
EHDX
DATA VALID
HIGH IMPEDANCE
DATA IN
DATA OUT
March 2006
4Document Control # ML0003 rev 0.2