欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28400ZXC-2 参数 Datasheet PDF下载

CY28400ZXC-2图片预览
型号: CY28400ZXC-2
PDF下载: 下载PDF文件 查看货源
内容描述: 100 MHz差分缓冲器,用于PCI Express和SATA [100 MHz Differential Buffer for PCI Express and SATA]
分类和应用: 逻辑集成电路光电二极管驱动PC
文件页数/大小: 15 页 / 238 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28400ZXC-2的Datasheet PDF文件第1页浏览型号CY28400ZXC-2的Datasheet PDF文件第3页浏览型号CY28400ZXC-2的Datasheet PDF文件第4页浏览型号CY28400ZXC-2的Datasheet PDF文件第5页浏览型号CY28400ZXC-2的Datasheet PDF文件第6页浏览型号CY28400ZXC-2的Datasheet PDF文件第7页浏览型号CY28400ZXC-2的Datasheet PDF文件第8页浏览型号CY28400ZXC-2的Datasheet PDF文件第9页  
CY28400-2
Pin Description
Pin
2,3
Name
SRCT_IN, SRCC_IN
Type
I,DIF
0.7V Differential inputs
Description
6,7;9,10;20,19; DIF[T/C][2:1] & [6:5]
23,22
8,21
OE_1, OE_6
O,DIF
0.7V Differential Clock Outputs
I,SE
3.3V LVTTL input for enabling differential outputs
Active HIGH if OE_INV = 0
Active LOW if OE_INV = 1
3.3V LVTTL input for selecting PLL bandwidth
0 = High BW, 1 = Low BW
3.3V LVTTL input for Power Down
Active LOW if OE_INV = 0
Active HIGH if OE_INV = 1
3.3V LVTTL input for SRC_STP.
Disables stoppable outputs.
Active LOW if OE_INV = 0
Active HIGH if OE_INV = 1
SMBus Slave Clock Input
A precision resistor is attached to this pin to set the differential output
current
3.3V LVTTL input for selecting fan-out or PLL operation
3.3V Power Supply for PLL
Ground for PLL
Ground for outputs
3.3V power supply for outputs
Input strap for setting polarity of OE_[7:0], SRC_STP, and PWRDWN
17
15
HIGH_BW#
PWRDWN
I,SE
I,SE
16
SRC_STP
I,SE
13
14
26
12
28
27
4
1,5,11,18,24
25
SCLK
SDATA
IREF
PLL/BYPASS#
VDD_A
VSS_A
VSS
VDD
OE_INV
I,SE
I
I
PWR
GND
GND
PWR
I, SE
I/O,OC
Open collector SMBus data
Serial Data Interface
To enhance the flexibility and function of the clock buffer, a
two-signal serial interface is provided. Through the Serial Data
Interface, various device functions, such as individual clock
output buffers, can be individually enabled or disabled. The
registers associated with the Serial Data Interface initialize to
their default setting upon power-up, and therefore use of this
interface is optional. Clock device register changes are
normally made upon system initialization, if any are required.
The interface cannot be used during system operation for
power management functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in
Table 1.
The block write and block read protocol is outlined in
Table 2
while
Table 3
outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11011100 (DCh).
Table 1. Command Code Definition
Bit
7
(6:0)
0 = Block read or block write operation
1 = Byte read or byte write operation
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'
Description
Table 2. Block Read and Block Write Protocol
Block Write Protocol
Bit
1
2:8
Start
Slave address – 7 bits
Description
Bit
1
2:8
Start
Slave address – 7 bits
Block Read Protocol
Description
Rev 1.0, November 21, 2006
Page 2 of 15