欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG36641641DT 参数 Datasheet PDF下载

VG36641641DT图片预览
型号: VG36641641DT
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS同步动态RAM [CMOS Synchronous Dynamic RAM]
分类和应用:
文件页数/大小: 69 页 / 1363 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG36641641DT的Datasheet PDF文件第1页浏览型号VG36641641DT的Datasheet PDF文件第2页浏览型号VG36641641DT的Datasheet PDF文件第3页浏览型号VG36641641DT的Datasheet PDF文件第5页浏览型号VG36641641DT的Datasheet PDF文件第6页浏览型号VG36641641DT的Datasheet PDF文件第7页浏览型号VG36641641DT的Datasheet PDF文件第8页浏览型号VG36641641DT的Datasheet PDF文件第9页  
VIS
Pin Function
Symbol
CLK
CKE
Input
Input
Input
VG36644041DT / VG36648041DT / VG36641641DT
CMOS Synchronous Dynamic RAM
Function
Maste Clock: Other inputs signals are referenecd to the CLK rising edge
Clock Enable: CKE HIGH activates, and CKE LOW deactivates internal clock signals,
device input buffers and output drivers. Deactivating the clock provides PRECHARGE
POWER-DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWER-
DOWN (row ACTIVE in any bank).
Chip Select: CS# enables (registered LOW) and disables (registered HIGH) the com-
mand decoder. All commands are masked when CS# is registered HIGH. CS# provides
for external bank selection on systems with multiple banks. CS# is considered part of
the command code.
Command Inputs: RAS#, CAS# and WE# (along with CS#) define the command being
entered.
Address Inputs: Provide the row address for ACTIVE commands, and the column
address and AUTO PRECHARGE bit for READ/WRITE commands, to select one loca-
tion out of the memory array in the respective bank.
The row address is specified by A0-A11.
The column address is specified by A0-A9 (X4) / A0-A8 (X8) / A0-A7 (X16)
Bank Address Inputs: BA0 and BA1 define to which bank an ACTIVE, READ, WRITE or
PRECHARGE command is being applied.
Address Inputs: Provide the row address for ACTIVE commands (row address A0-
A10), and the column address and AUTO PRECHARGE bit for READ/WRITE com-
mands (column address A0-A7 with A10 defining AUTO PRECHARGE), to select one
location out of the memory array in the respective bank.
Data Input / Output: Data bus
/CS
Input
/RAS, /CAS,
/WE
A0 - A13
Input
Input
BA0,BA1
DQM, UDQM ,
LDQM
Input
Input
DQ0 - DQ15
V
DD,
V
SS
V
DDQ,
V
SSQ
I/O
Supply Power Supply for the memory array and peripheral circuitry
Supply Power Supply are supplied to the output buffers only
Document :1G5-0177
Rev.2
Page 4